From 3f01492398a48acddd7bed9bc49b964142d90ee3 Mon Sep 17 00:00:00 2001 From: Johannes Date: Tue, 12 Mar 2019 19:49:46 -0400 Subject: [PATCH] Added SLT There is a testbench but when I try to run it on my computer it brings up some regFile simulation even though SLT is set to top. Not sure if its my pc or the code --- lab2CA.runs/impl_1/gen_run.xml | 28 +---- lab2CA.runs/synth_1/gen_run.xml | 2 - lab2CA.sim/sim_1/behav/xsim/slt_tb.tcl | 11 ++ lab2CA.sim/sim_1/behav/xsim/slt_tb_vlog.prj | 9 ++ lab2CA.sim/sim_1/behav/xsim/webtalk.jou | 14 +-- .../sim_1/behav/xsim/webtalk_4236.backup.jou | 12 ++ .../sim_1/behav/xsim/webtalk_6516.backup.jou | 12 -- .../sim_1/behav/xsim/webtalk_7276.backup.jou | 12 -- lab2CA.sim/sim_1/behav/xsim/xelab.pb | Bin 2110 -> 1522 bytes .../xsim.dir/slt_tb_behav/Compile_Options.txt | 1 + .../slt_tb_behav/TempBreakPointFile.txt | 1 + .../xsim/xsim.dir/slt_tb_behav/obj/xsim_1.c | 109 ++++++++++++++++++ .../webtalk/usage_statistics_ext_xsim.xml | 43 +++++++ .../slt_tb_behav/webtalk/xsim_webtalk.tcl | 42 +++++++ .../behav/xsim/xsim.dir/slt_tb_behav/xsim.mem | Bin 0 -> 2968 bytes lab2CA.sim/sim_1/behav/xsim/xvlog.pb | Bin 4365 -> 16 bytes lab2CA.srcs/sources_1/bd/design_1/design_1.bd | 11 ++ lab2CA.srcs/sources_1/new/BasicModules.v | 46 ++++++++ lab2CA.xpr | 14 ++- 19 files changed, 306 insertions(+), 61 deletions(-) create mode 100644 lab2CA.sim/sim_1/behav/xsim/slt_tb.tcl create mode 100644 lab2CA.sim/sim_1/behav/xsim/slt_tb_vlog.prj create mode 100644 lab2CA.sim/sim_1/behav/xsim/webtalk_4236.backup.jou delete mode 100644 lab2CA.sim/sim_1/behav/xsim/webtalk_6516.backup.jou delete mode 100644 lab2CA.sim/sim_1/behav/xsim/webtalk_7276.backup.jou create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/Compile_Options.txt create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/TempBreakPointFile.txt create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/obj/xsim_1.c create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.xml create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl create mode 100644 lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/xsim.mem create mode 100644 lab2CA.srcs/sources_1/bd/design_1/design_1.bd diff --git a/lab2CA.runs/impl_1/gen_run.xml b/lab2CA.runs/impl_1/gen_run.xml index faca896..e16601e 100644 --- a/lab2CA.runs/impl_1/gen_run.xml +++ b/lab2CA.runs/impl_1/gen_run.xml @@ -1,14 +1,12 @@ - - - - + + - + @@ -18,11 +16,8 @@ - - - @@ -31,25 +26,8 @@ - - - - - - - - - - - - - - - - - diff --git a/lab2CA.runs/synth_1/gen_run.xml b/lab2CA.runs/synth_1/gen_run.xml index 60496de..afce82b 100644 --- a/lab2CA.runs/synth_1/gen_run.xml +++ b/lab2CA.runs/synth_1/gen_run.xml @@ -4,8 +4,6 @@ - - diff --git a/lab2CA.sim/sim_1/behav/xsim/slt_tb.tcl b/lab2CA.sim/sim_1/behav/xsim/slt_tb.tcl new file mode 100644 index 0000000..1094e45 --- /dev/null +++ b/lab2CA.sim/sim_1/behav/xsim/slt_tb.tcl @@ -0,0 +1,11 @@ +set curr_wave [current_wave_config] +if { [string length $curr_wave] == 0 } { + if { [llength [get_objects]] > 0} { + add_wave / + set_property needs_save false [current_wave_config] + } else { + send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." + } +} + +run 1000ns diff --git a/lab2CA.sim/sim_1/behav/xsim/slt_tb_vlog.prj b/lab2CA.sim/sim_1/behav/xsim/slt_tb_vlog.prj new file mode 100644 index 0000000..c097ced --- /dev/null +++ b/lab2CA.sim/sim_1/behav/xsim/slt_tb_vlog.prj @@ -0,0 +1,9 @@ +# compile verilog/system verilog design source files +verilog xil_defaultlib \ +"../../../../lab2CA.srcs/sources_1/new/BasicModules.v" \ + +# compile glbl module +verilog xil_defaultlib "glbl.v" + +# Do not sort compile order +nosort diff --git a/lab2CA.sim/sim_1/behav/xsim/webtalk.jou b/lab2CA.sim/sim_1/behav/xsim/webtalk.jou index dcabd11..22bd10f 100644 --- a/lab2CA.sim/sim_1/behav/xsim/webtalk.jou +++ b/lab2CA.sim/sim_1/behav/xsim/webtalk.jou @@ -2,11 +2,11 @@ # Webtalk v2018.3 (64-bit) # SW Build 2405991 on Thu Dec 6 23:38:27 MST 2018 # IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018 -# Start of session at: Wed Feb 27 11:47:34 2019 -# Process ID: 6784 -# Current directory: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim -# Command line: wbtcv.exe -mode batch -source C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/xsim.dir/regFile_tb_behav/webtalk/xsim_webtalk.tcl -notrace -# Log file: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/webtalk.log -# Journal file: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim\webtalk.jou +# Start of session at: Tue Mar 12 19:46:24 2019 +# Process ID: 6512 +# Current directory: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim +# Command line: wbtcv.exe -mode batch -source C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl -notrace +# Log file: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/webtalk.log +# Journal file: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim\webtalk.jou #----------------------------------------------------------- -source C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/xsim.dir/regFile_tb_behav/webtalk/xsim_webtalk.tcl -notrace +source C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl -notrace diff --git a/lab2CA.sim/sim_1/behav/xsim/webtalk_4236.backup.jou b/lab2CA.sim/sim_1/behav/xsim/webtalk_4236.backup.jou new file mode 100644 index 0000000..d7df5f9 --- /dev/null +++ b/lab2CA.sim/sim_1/behav/xsim/webtalk_4236.backup.jou @@ -0,0 +1,12 @@ +#----------------------------------------------------------- +# Webtalk v2018.3 (64-bit) +# SW Build 2405991 on Thu Dec 6 23:38:27 MST 2018 +# IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018 +# Start of session at: Tue Mar 12 19:44:30 2019 +# Process ID: 4236 +# Current directory: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim +# Command line: wbtcv.exe -mode batch -source C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl -notrace +# Log file: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/webtalk.log +# Journal file: C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim\webtalk.jou +#----------------------------------------------------------- +source C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl -notrace diff --git a/lab2CA.sim/sim_1/behav/xsim/webtalk_6516.backup.jou b/lab2CA.sim/sim_1/behav/xsim/webtalk_6516.backup.jou deleted file mode 100644 index 4eb8fc3..0000000 --- a/lab2CA.sim/sim_1/behav/xsim/webtalk_6516.backup.jou +++ /dev/null @@ -1,12 +0,0 @@ -#----------------------------------------------------------- -# Webtalk v2018.3 (64-bit) -# SW Build 2405991 on Thu Dec 6 23:38:27 MST 2018 -# IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018 -# Start of session at: Thu Feb 21 14:24:16 2019 -# Process ID: 6516 -# Current directory: C:/Users/JoseIgnacio/CA Lab/lab2CA.sim/sim_1/behav/xsim -# Command line: wbtcv.exe -mode batch -source C:/Users/JoseIgnacio/CA Lab/lab2CA.sim/sim_1/behav/xsim/xsim.dir/regFile_tb_behav/webtalk/xsim_webtalk.tcl -notrace -# Log file: C:/Users/JoseIgnacio/CA Lab/lab2CA.sim/sim_1/behav/xsim/webtalk.log -# Journal file: C:/Users/JoseIgnacio/CA Lab/lab2CA.sim/sim_1/behav/xsim\webtalk.jou -#----------------------------------------------------------- -source C:/Users/JoseIgnacio/CA -notrace diff --git a/lab2CA.sim/sim_1/behav/xsim/webtalk_7276.backup.jou b/lab2CA.sim/sim_1/behav/xsim/webtalk_7276.backup.jou deleted file mode 100644 index bbb2a8d..0000000 --- a/lab2CA.sim/sim_1/behav/xsim/webtalk_7276.backup.jou +++ /dev/null @@ -1,12 +0,0 @@ -#----------------------------------------------------------- -# Webtalk v2018.3 (64-bit) -# SW Build 2405991 on Thu Dec 6 23:38:27 MST 2018 -# IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018 -# Start of session at: Wed Feb 27 11:36:59 2019 -# Process ID: 7276 -# Current directory: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim -# Command line: wbtcv.exe -mode batch -source C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/xsim.dir/decoder_tb_behav/webtalk/xsim_webtalk.tcl -notrace -# Log file: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/webtalk.log -# Journal file: C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim\webtalk.jou -#----------------------------------------------------------- -source C:/Users/ecelab/ECE3570-Lab/lab2CA.sim/sim_1/behav/xsim/xsim.dir/decoder_tb_behav/webtalk/xsim_webtalk.tcl -notrace diff --git a/lab2CA.sim/sim_1/behav/xsim/xelab.pb b/lab2CA.sim/sim_1/behav/xsim/xelab.pb index 5862552283ec28710dcc4ef314bda244f0a12bb7..a50035390eeee5a56d9d3c89d097a8432daf0525 100644 GIT binary patch delta 166 zcmdld@QHiE3&!UYUn;R}V&a<11@t}c^LPbHYg060HUSdIUMt+GxaZX8mNm6`L zYDQw2LPcgyd`fCsVrfoEPG*uGP;N3a(}&HUnS&S^lO}Iq)euwX62?@-HCc~IV)6o3 ie#TUgB2g_aF-%314cI3Ex9#noZ6VnHe-;7*Z#i==|$t4Pzc`2zC3aZ6GMoGScx@xhy zLT0f-erbt9ewsp3eraAxu>hMCi?NZVsTOxdab|8=YEfodX0nke7o*8U1F`y))MWqC z5+in~RaP*DQ7D(avz2~macWVqerj@RPGXY2tFx=Iskwo!50DMy8#z1b6&EEJ>lf#j z7A2<^#~bSBrIzalL42ZDCcucrSP3pB6Jr4;n2c-*+(rvV2gWFNLjzr7a|6>1h61(< zw#{#tA{ZIdCa-4EkkaN7M+*|5)ALhOi?}B1GD%FH&BD)^4pJzs!zF>H5Eyou#U;op zaT%FgS`lv&Z-_7wmqMr~5ehRwcFXE +#include +#ifdef __GNUC__ +#include +#else +#include +#define alloca _alloca +#endif +/**********************************************************************/ +/* ____ ____ */ +/* / /\/ / */ +/* /___/ \ / */ +/* \ \ \/ */ +/* \ \ Copyright (c) 2003-2013 Xilinx, Inc. */ +/* / / All Right Reserved. */ +/* /---/ /\ */ +/* \ \ / \ */ +/* \___\/\___\ */ +/**********************************************************************/ + + +#include "iki.h" +#include +#include +#ifdef __GNUC__ +#include +#else +#include +#define alloca _alloca +#endif +typedef void (*funcp)(char *, char *); +extern int main(int, char**); +extern void execute_4(char*, char *); +extern void execute_9(char*, char *); +extern void execute_10(char*, char *); +extern void execute_11(char*, char *); +extern void execute_12(char*, char *); +extern void execute_3(char*, char *); +extern void execute_6(char*, char *); +extern void execute_7(char*, char *); +extern void execute_8(char*, char *); +extern void execute_13(char*, char *); +extern void execute_14(char*, char *); +extern void execute_15(char*, char *); +extern void execute_16(char*, char *); +extern void execute_17(char*, char *); +extern void vlog_transfunc_eventcallback(char*, char*, unsigned, unsigned, unsigned, char *); +funcp funcTab[15] = {(funcp)execute_4, (funcp)execute_9, (funcp)execute_10, (funcp)execute_11, (funcp)execute_12, (funcp)execute_3, (funcp)execute_6, (funcp)execute_7, (funcp)execute_8, (funcp)execute_13, (funcp)execute_14, (funcp)execute_15, (funcp)execute_16, (funcp)execute_17, (funcp)vlog_transfunc_eventcallback}; +const int NumRelocateId= 15; + +void relocate(char *dp) +{ + iki_relocate(dp, "xsim.dir/slt_tb_behav/xsim.reloc", (void **)funcTab, 15); + + /*Populate the transaction function pointer field in the whole net structure */ +} + +void sensitize(char *dp) +{ + iki_sensitize(dp, "xsim.dir/slt_tb_behav/xsim.reloc"); +} + +void simulate(char *dp) +{ + iki_schedule_processes_at_time_zero(dp, "xsim.dir/slt_tb_behav/xsim.reloc"); + // Initialize Verilog nets in mixed simulation, for the cases when the value at time 0 should be propagated from the mixed language Vhdl net + iki_execute_processes(); + + // Schedule resolution functions for the multiply driven Verilog nets that have strength + // Schedule transaction functions for the singly driven Verilog nets that have strength + +} +#include "iki_bridge.h" +void relocate(char *); + +void sensitize(char *); + +void simulate(char *); + +extern SYSTEMCLIB_IMP_DLLSPEC void local_register_implicit_channel(int, char*); +extern void implicit_HDL_SCinstatiate(); + +extern SYSTEMCLIB_IMP_DLLSPEC int xsim_argc_copy ; +extern SYSTEMCLIB_IMP_DLLSPEC char** xsim_argv_copy ; + +int main(int argc, char **argv) +{ + iki_heap_initialize("ms", "isimmm", 0, 2147483648) ; + iki_set_sv_type_file_path_name("xsim.dir/slt_tb_behav/xsim.svtype"); + iki_set_crvs_dump_file_path_name("xsim.dir/slt_tb_behav/xsim.crvsdump"); + void* design_handle = iki_create_design("xsim.dir/slt_tb_behav/xsim.mem", (void *)relocate, (void *)sensitize, (void *)simulate, 0, isimBridge_getWdbWriter(), 0, argc, argv); + iki_set_rc_trial_count(100); + (void) design_handle; + return iki_simulate_design(); +} diff --git a/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.xml b/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.xml new file mode 100644 index 0000000..f4f5b9a --- /dev/null +++ b/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.xml @@ -0,0 +1,43 @@ + + +
+
+ + + + + + + + + + + + + + + +
+
+ + + + + + +
+
+
+
+
+ +
+
+ + + + +
+
+
+
diff --git a/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl b/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl new file mode 100644 index 0000000..3e10e0b --- /dev/null +++ b/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/xsim_webtalk.tcl @@ -0,0 +1,42 @@ +webtalk_init -webtalk_dir C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/ +webtalk_register_client -client project +webtalk_add_data -client project -key date_generated -value "Tue Mar 12 19:48:08 2019" -context "software_version_and_target_device" +webtalk_add_data -client project -key product_version -value "XSIM v2018.3 (64-bit)" -context "software_version_and_target_device" +webtalk_add_data -client project -key build_version -value "2405991" -context "software_version_and_target_device" +webtalk_add_data -client project -key os_platform -value "WIN64" -context "software_version_and_target_device" +webtalk_add_data -client project -key registration_id -value "" -context "software_version_and_target_device" +webtalk_add_data -client project -key tool_flow -value "xsim_vivado" -context "software_version_and_target_device" +webtalk_add_data -client project -key beta -value "FALSE" -context "software_version_and_target_device" +webtalk_add_data -client project -key route_design -value "FALSE" -context "software_version_and_target_device" +webtalk_add_data -client project -key target_family -value "not_applicable" -context "software_version_and_target_device" +webtalk_add_data -client project -key target_device -value "not_applicable" -context "software_version_and_target_device" +webtalk_add_data -client project -key target_package -value "not_applicable" -context "software_version_and_target_device" +webtalk_add_data -client project -key target_speed -value "not_applicable" -context "software_version_and_target_device" +webtalk_add_data -client project -key random_id -value "fe5d421c9f2b5ebc958da28a6d468b09" -context "software_version_and_target_device" +webtalk_add_data -client project -key project_id -value "0a5803efda44405bb28bbf43ba22e808" -context "software_version_and_target_device" +webtalk_add_data -client project -key project_iteration -value "5" -context "software_version_and_target_device" +webtalk_add_data -client project -key os_name -value "Microsoft Windows 8 or later , 64-bit" -context "user_environment" +webtalk_add_data -client project -key os_release -value "major release (build 9200)" -context "user_environment" +webtalk_add_data -client project -key cpu_name -value "Intel(R) Core(TM) i7-3770K CPU @ 3.50GHz" -context "user_environment" +webtalk_add_data -client project -key cpu_speed -value "3492 MHz" -context "user_environment" +webtalk_add_data -client project -key total_processors -value "1" -context "user_environment" +webtalk_add_data -client project -key system_ram -value "17.000 GB" -context "user_environment" +webtalk_register_client -client xsim +webtalk_add_data -client xsim -key File_Counter -value "2" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key Command -value "xelab" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key Vhdl2008 -value "false" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key GenDLL -value "false" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key SDFModeling -value "false" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key HWCosim -value "false" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key DPI_Used -value "false" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key Debug -value "typical" -context "xsim\\command_line_options" +webtalk_add_data -client xsim -key Simulation_Image_Code -value "65 KB" -context "xsim\\usage" +webtalk_add_data -client xsim -key Simulation_Image_Data -value "2 KB" -context "xsim\\usage" +webtalk_add_data -client xsim -key Total_Nets -value "0" -context "xsim\\usage" +webtalk_add_data -client xsim -key Total_Processes -value "17" -context "xsim\\usage" +webtalk_add_data -client xsim -key Total_Instances -value "3" -context "xsim\\usage" +webtalk_add_data -client xsim -key Xilinx_HDL_Libraries_Used -value "secureip unimacro_ver unisims_ver " -context "xsim\\usage" +webtalk_add_data -client xsim -key Compiler_Time -value "0.62_sec" -context "xsim\\usage" +webtalk_add_data -client xsim -key Compiler_Memory -value "36408_KB" -context "xsim\\usage" +webtalk_transmit -clientid 1095157529 -regid "" -xml C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.xml -html C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.html -wdm C:/Users/Johannes/ece3570-lab2/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/webtalk/usage_statistics_ext_xsim.wdm -intro "

XSIM Usage Report


" +webtalk_terminate diff --git a/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/xsim.mem b/lab2CA.sim/sim_1/behav/xsim/xsim.dir/slt_tb_behav/xsim.mem new file mode 100644 index 0000000000000000000000000000000000000000..61c7e52ad201327dd0c50b0855d6e313b1ae6530 GIT binary patch literal 2968 zcmeHHX;cze7`3FavJ|(<-PEjTG8IL0ZAx=Xao@p(aWHc$v)oN>vE0Zghb*)c<`y#M zgj#~7NoFc)Zj*(M8!90Qk|F{_XY8D5{>-2G={x5;_ulv2^M2fW&XbV%{zRDmtwYvv z*6jQJhT2GABY}+sHWK)M6SyZ5iN4OaS2uqn>j>O0At5E^yT!Bg58uCR|0zGM|L6C% zNJu1ZVg@+Js(LG8U+I=l_n}S8FC9d?0h9|777%IMN~Z(zZYZGiWs0kjlYIiSa}wfm z#nuNEjM5+uVylC{qAMgaG#^Q)Hq zLA90($2KRIe=&nlsH7z+eY#R&znV9wH@z^CcKzG}5_W{?NUjwOq^w;%v$U{N$@9}^ z-uTtkPKLeVe0^zhzAB-QUr5IcXuPJZG!+Y9@Do0EBHHU7>>pGn$-Jt1uyj2T+NDsy zOd!ph@o*^pFBvWsL2W7ciae$VvEclNyKvVvX@ST|f+kE;dfr&8q^mbv~Etxyt~LoZ2^)-B{pelNe@$-w%=} zKp9maRIT%TvLoHSIjMe-F^09*L`g(+wgS_Nql`qelr{`&rS^VKAl-s@@rRTLij3XZFL+-OQn3>}S^jZ&z$#m=wtgnux0KEv8Zb<|do(*8ybxWQQ z_}T}@Hwo#LLM8T$`wDkB5v3KHU0CNZT4rc@ieQsPWIwFdk%;RJv?^QDN6{WmDb5a> zO%yGZ(@JdF`I@cCFMndS+e5fyU2bF$&S?Oh9J>osL7d$pMe>yak?2)qf-^~Fca^+J zIh;oh;ql|rFo@vU_O#FH{S0}mqu1aU=!LUhXDq9S`b;Zjc4j5g;_gQjtuPLiyfJ~p zAfwutJcp%X)kY(aJ;vpc@9b7%mc~mUJ`;pFU$rBB-NV zS{@~ZbdBv@Q4+@k7b-_Oa$Xn+-x8`9ZR{pnjv205b!oOx+V{#Ev`w}+{~RQ8%GcbJ zLOZ--(k+=SloO;14$KAXWeBme4A$HDi+&=j<71UWQh8RgThohYG7U2b*eDwwC~w#>(K51Ciq6@)gFRP1b5eytKSiXS}W(?`rh-o@YQiE0WW=4Qg`oLjM% zU~m2i@3{%qV{o2sAq2e{J&LHchS_(9z3FMwSNe2z>|oQ1CvE7`k}*Gkx}(>dfGSsqJ8n~F~4 z<=-52qV3H%e%2o?oV3U7Z>@#y6>>;clHc7HzY0uSyV{SUi=EvgiwWm6N@X<%e%-;{ zU;bnt!PyT8aqJ12R`aCKq2rbB`cpnZ`%Mo}4((C+3xC2L8Y~OIcZ*C|L-NiBsGN z|6K>VuzmNrS-&SQ|828A5cwOo;s4jA8h3v*3Vgg)yD*zH2OhX(LWY_L2X6f_yxaN- D1BV7c diff --git a/lab2CA.srcs/sources_1/bd/design_1/design_1.bd b/lab2CA.srcs/sources_1/bd/design_1/design_1.bd new file mode 100644 index 0000000..1eeb2fe --- /dev/null +++ b/lab2CA.srcs/sources_1/bd/design_1/design_1.bd @@ -0,0 +1,11 @@ +{ + "design": { + "design_info": { + "boundary_crc": "0x0", + "name": "design_1", + "synth_flow_mode": "Hierarchical", + "tool_version": "2018.3" + }, + "design_tree": {} + } +} \ No newline at end of file diff --git a/lab2CA.srcs/sources_1/new/BasicModules.v b/lab2CA.srcs/sources_1/new/BasicModules.v index 0f81f0b..f09edb7 100644 --- a/lab2CA.srcs/sources_1/new/BasicModules.v +++ b/lab2CA.srcs/sources_1/new/BasicModules.v @@ -884,6 +884,52 @@ module shift_right_arithmetic_tb(); end endmodule +module slt ( + input wire en, + input wire [8:0] inA, inB, + output reg outA); + + always @(inA, inB)begin + if (inA < inB) begin + outA = 1; + end + else begin + outA = 0; + end + end +endmodule + +//testbench +module slt_tb(); + reg enable; + reg [8:0] indexA; + reg [8:0] indexB; + wire outputA; + + slt slt0( + .en(enable), + .inA(indexA), + .inB(indexB), + .outA(outputA)); + + initial begin + enable = 0; + #5 + enable = 1; + #5 + indexA = 9'b000000000; + indexB = 9'b000000000; + #10 + indexA = 9'b000000000; + indexB = 9'b111100000; + #10 + indexA = 9'b000001111; + indexB = 9'b000000000; + #10 + $finish; + end +endmodule + module sub_9bit( input wire [8:0] A, input wire [8:0] B, diff --git a/lab2CA.xpr b/lab2CA.xpr index 5c02702..a533f61 100644 --- a/lab2CA.xpr +++ b/lab2CA.xpr @@ -3,7 +3,7 @@ - +
+ + + + + + + +