Merge branch 'master' of https://git.williammiceli.systems/williammiceli-wmu/ece3570-lab2
# Conflicts: # lab2CA.cache/wt/webtalk_pa.xml # lab2CA.sim/sim_1/behav/xsim/xsim.dir/CPU9bits_tb_behav/webtalk/xsim_webtalk.tcl # lab2CA.sim/sim_1/behav/xsim/xsim.dir/CPU9bits_tb_behav/xsim.mem # lab2CA.srcs/sources_1/new/CPU9bits.v # lab2CA.srcs/sources_1/new/dataMemory.v
This commit is contained in:
@@ -10,12 +10,15 @@ module instructionMemory(
|
||||
|
||||
initial begin
|
||||
//Equation Solver
|
||||
// memory[0] <= 9'b000000000;
|
||||
// memory[1] <= 9'b000100000; //load
|
||||
// memory[2] <= 9'b000101000; //load
|
||||
// memory[3] <= 9'b010100010; //add
|
||||
// memory[4] <= 9'b111100000; //shift left
|
||||
// memory[5] <= 9'b111100000; //shift left
|
||||
memory[0] <= 9'b000000000;
|
||||
memory[1] <= 9'b011000000; //add0
|
||||
memory[1] <= 9'b011001001; //add1
|
||||
memory[1] <= 9'b000100000; //load
|
||||
memory[2] <= 9'b000101000; //load
|
||||
memory[3] <= 9'b010100010; //add
|
||||
memory[4] <= 9'b111100000; //shift left
|
||||
memory[5] <= 9'b111100000; //shift left
|
||||
memory[6] <= 9'b000000000; //halt
|
||||
|
||||
// //Testing all instructions
|
||||
// memory[6] <= 9'b010100011; //sub
|
||||
@@ -74,7 +77,7 @@ module instructionMemory(
|
||||
// memory[37] <= 9'b101000000;
|
||||
// memory[38] <= 9'b101110111;
|
||||
// memory[39] <= 9'b000000000;
|
||||
|
||||
|
||||
|
||||
// Bubble Sort
|
||||
memory[0] <= 9'b000000001; // nop
|
||||
@@ -210,8 +213,10 @@ module instructionMemory(
|
||||
|
||||
end
|
||||
|
||||
always@(address)begin
|
||||
readData <= memory[address];
|
||||
always@(address, clk)begin
|
||||
if(clk == 1'b1)begin
|
||||
readData <= memory[address];
|
||||
end
|
||||
end
|
||||
endmodule
|
||||
|
||||
|
||||
Reference in New Issue
Block a user