174 lines
7.1 KiB
Plaintext
174 lines
7.1 KiB
Plaintext
Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
|
|
-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
|
|
| Tool Version : Vivado v.2018.3 (win64) Build 2405991 Thu Dec 6 23:38:27 MST 2018
|
|
| Date : Thu Apr 11 19:42:15 2019
|
|
| Host : DESKTOP-8QFGS52 running 64-bit major release (build 9200)
|
|
| Command : report_timing_summary -max_paths 10 -file CPU9bits_timing_summary_routed.rpt -pb CPU9bits_timing_summary_routed.pb -rpx CPU9bits_timing_summary_routed.rpx -warn_on_violation
|
|
| Design : CPU9bits
|
|
| Device : 7k160ti-fbg484
|
|
| Speed File : -2L PRODUCTION 1.12 2017-02-17
|
|
-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------
|
|
|
|
Timing Summary Report
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Timer Settings
|
|
| --------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
Enable Multi Corner Analysis : Yes
|
|
Enable Pessimism Removal : Yes
|
|
Pessimism Removal Resolution : Nearest Common Node
|
|
Enable Input Delay Default Clock : No
|
|
Enable Preset / Clear Arcs : No
|
|
Disable Flight Delays : No
|
|
Ignore I/O Paths : No
|
|
Timing Early Launch at Borrowing Latches : false
|
|
|
|
Corner Analyze Analyze
|
|
Name Max Paths Min Paths
|
|
------ --------- ---------
|
|
Slow Yes Yes
|
|
Fast Yes Yes
|
|
|
|
|
|
|
|
check_timing report
|
|
|
|
Table of Contents
|
|
-----------------
|
|
1. checking no_clock
|
|
2. checking constant_clock
|
|
3. checking pulse_width_clock
|
|
4. checking unconstrained_internal_endpoints
|
|
5. checking no_input_delay
|
|
6. checking no_output_delay
|
|
7. checking multiple_clock
|
|
8. checking generated_clocks
|
|
9. checking loops
|
|
10. checking partial_input_delay
|
|
11. checking partial_output_delay
|
|
12. checking latch_loops
|
|
|
|
1. checking no_clock
|
|
--------------------
|
|
There are 70 register/latch pins with no clock driven by root clock pin: clk (HIGH)
|
|
|
|
|
|
2. checking constant_clock
|
|
--------------------------
|
|
There are 0 register/latch pins with constant_clock.
|
|
|
|
|
|
3. checking pulse_width_clock
|
|
-----------------------------
|
|
There are 0 register/latch pins which need pulse_width check
|
|
|
|
|
|
4. checking unconstrained_internal_endpoints
|
|
--------------------------------------------
|
|
There are 148 pins that are not constrained for maximum delay. (HIGH)
|
|
|
|
There are 0 pins that are not constrained for maximum delay due to constant clock.
|
|
|
|
|
|
5. checking no_input_delay
|
|
--------------------------
|
|
There is 1 input port with no input delay specified. (HIGH)
|
|
|
|
There are 0 input ports with no input delay but user has a false path constraint.
|
|
|
|
|
|
6. checking no_output_delay
|
|
---------------------------
|
|
There are 9 ports with no output delay specified. (HIGH)
|
|
|
|
There are 0 ports with no output delay but user has a false path constraint
|
|
|
|
There are 0 ports with no output delay but with a timing clock defined on it or propagating through it
|
|
|
|
|
|
7. checking multiple_clock
|
|
--------------------------
|
|
There are 0 register/latch pins with multiple clocks.
|
|
|
|
|
|
8. checking generated_clocks
|
|
----------------------------
|
|
There are 0 generated clocks that are not connected to a clock source.
|
|
|
|
|
|
9. checking loops
|
|
-----------------
|
|
There are 0 combinational loops in the design.
|
|
|
|
|
|
10. checking partial_input_delay
|
|
--------------------------------
|
|
There are 0 input ports with partial input delay specified.
|
|
|
|
|
|
11. checking partial_output_delay
|
|
---------------------------------
|
|
There are 0 ports with partial output delay specified.
|
|
|
|
|
|
12. checking latch_loops
|
|
------------------------
|
|
There are 0 combinational latch loops in the design through latch input
|
|
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Design Timing Summary
|
|
| ---------------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
WNS(ns) TNS(ns) TNS Failing Endpoints TNS Total Endpoints WHS(ns) THS(ns) THS Failing Endpoints THS Total Endpoints WPWS(ns) TPWS(ns) TPWS Failing Endpoints TPWS Total Endpoints
|
|
------- ------- --------------------- ------------------- ------- ------- --------------------- ------------------- -------- -------- ---------------------- --------------------
|
|
NA NA NA NA NA NA NA NA NA NA NA NA
|
|
|
|
|
|
There are no user specified timing constraints.
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Clock Summary
|
|
| -------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Intra Clock Table
|
|
| -----------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
Clock WNS(ns) TNS(ns) TNS Failing Endpoints TNS Total Endpoints WHS(ns) THS(ns) THS Failing Endpoints THS Total Endpoints WPWS(ns) TPWS(ns) TPWS Failing Endpoints TPWS Total Endpoints
|
|
----- ------- ------- --------------------- ------------------- ------- ------- --------------------- ------------------- -------- -------- ---------------------- --------------------
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Inter Clock Table
|
|
| -----------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
From Clock To Clock WNS(ns) TNS(ns) TNS Failing Endpoints TNS Total Endpoints WHS(ns) THS(ns) THS Failing Endpoints THS Total Endpoints
|
|
---------- -------- ------- ------- --------------------- ------------------- ------- ------- --------------------- -------------------
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Other Path Groups Table
|
|
| -----------------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
Path Group From Clock To Clock WNS(ns) TNS(ns) TNS Failing Endpoints TNS Total Endpoints WHS(ns) THS(ns) THS Failing Endpoints THS Total Endpoints
|
|
---------- ---------- -------- ------- ------- --------------------- ------------------- ------- ------- --------------------- -------------------
|
|
|
|
|
|
------------------------------------------------------------------------------------------------
|
|
| Timing Details
|
|
| --------------
|
|
------------------------------------------------------------------------------------------------
|
|
|
|
|